## **Instruction Set Summary**

| Mnemonics                                    | Operands                              | Description                                                                                                                                                             | Operation                                                                                                                                                                                                                                                                                                                                                                                                              | Flags                              | #Clocks                                |
|----------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------|
| ARITHMETIC AND                               | LOGIC INSTRUCTION                     | IS                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                        |                                    | ı                                      |
| ADD                                          | Rd, Rr                                | Add two Registers                                                                                                                                                       | $Rd \leftarrow Rd + Rr$                                                                                                                                                                                                                                                                                                                                                                                                | Z,C,N,V,H                          | 1                                      |
| ADC                                          | Rd, Rr                                | Add with Carry two Registers                                                                                                                                            | $Rd \leftarrow Rd + Rr + C$                                                                                                                                                                                                                                                                                                                                                                                            | Z,C,N,V,H                          | 1                                      |
| ADIW                                         | Rdl,K                                 | Add Immediate to Word                                                                                                                                                   | Rdh:RdI ← Rdh:RdI + K                                                                                                                                                                                                                                                                                                                                                                                                  | Z,C,N,V,S                          | 2                                      |
| SUB                                          | Rd, Rr                                | Subtract two Registers                                                                                                                                                  | Rd ← Rd - Rr                                                                                                                                                                                                                                                                                                                                                                                                           | Z,C,N,V,H                          | 1                                      |
| SUBI                                         | Rd, K                                 | Subtract Constant from Register                                                                                                                                         | Rd ← Rd - K                                                                                                                                                                                                                                                                                                                                                                                                            | Z,C,N,V,H                          | 1                                      |
| SBC                                          | Rd, Rr                                | Subtract with Carry two Registers                                                                                                                                       | Rd ← Rd - Rr - C                                                                                                                                                                                                                                                                                                                                                                                                       | Z,C,N,V,H                          | 1                                      |
| SBCI                                         | Rd, K                                 | Subtract with Carry Constant from Reg.                                                                                                                                  | Rd ← Rd - K - C                                                                                                                                                                                                                                                                                                                                                                                                        | Z,C,N,V,H                          | 1                                      |
| SBIW                                         | RdI,K                                 | Subtract Immediate from Word                                                                                                                                            | Rdh:Rdl ← Rdh:Rdl - K                                                                                                                                                                                                                                                                                                                                                                                                  | Z,C,N,V,S                          | 2                                      |
| AND                                          | Rd, Rr                                | Logical AND Registers                                                                                                                                                   | Rd ← Rd • Rr                                                                                                                                                                                                                                                                                                                                                                                                           | Z,N,V                              | 1                                      |
| ANDI                                         | Rd, K                                 | Logical AND Register and Constant                                                                                                                                       | Rd ← Rd • K                                                                                                                                                                                                                                                                                                                                                                                                            | Z,N,V                              | 1                                      |
| OR                                           | Rd, Rr                                | Logical OR Registers                                                                                                                                                    | Rd ← Rd v Rr                                                                                                                                                                                                                                                                                                                                                                                                           | Z,N,V                              | 1                                      |
| ORI                                          | Rd, K                                 | Logical OR Register and Constant                                                                                                                                        | Rd ← Rd v K                                                                                                                                                                                                                                                                                                                                                                                                            | Z,N,V                              | 1                                      |
| EOR                                          | Rd, Rr                                | Exclusive OR Registers                                                                                                                                                  | $Rd \leftarrow Rd \oplus Rr$                                                                                                                                                                                                                                                                                                                                                                                           | Z,N,V                              | 1                                      |
| COM                                          | Rd                                    | One's Complement                                                                                                                                                        | Rd ← \$FF – Rd                                                                                                                                                                                                                                                                                                                                                                                                         | Z,C,N,V                            | 1                                      |
| NEG                                          | Rd                                    | Two's Complement                                                                                                                                                        | Rd ← \$00 – Rd                                                                                                                                                                                                                                                                                                                                                                                                         | Z,C,N,V,H                          | 1                                      |
| SBR                                          | Rd,K                                  | Set Bit(s) in Register                                                                                                                                                  | Rd ← Rd v K                                                                                                                                                                                                                                                                                                                                                                                                            | Z,N,V                              | 1                                      |
| CBR                                          | Rd,K                                  | Clear Bit(s) in Register                                                                                                                                                | $Rd \leftarrow Rd \bullet (\$FF - K)$                                                                                                                                                                                                                                                                                                                                                                                  | Z,N,V                              | 1                                      |
| INC                                          | Rd                                    | Increment                                                                                                                                                               | Rd ← Rd + 1                                                                                                                                                                                                                                                                                                                                                                                                            | Z,N,V                              | 1                                      |
| DEC                                          | Rd                                    | Decrement                                                                                                                                                               | Rd ← Rd − 1                                                                                                                                                                                                                                                                                                                                                                                                            | Z,N,V                              | 1                                      |
| TST                                          | Rd                                    | Test for Zero or Minus                                                                                                                                                  | Rd ← Rd • Rd                                                                                                                                                                                                                                                                                                                                                                                                           | Z,N,V                              | 1                                      |
| CLR                                          | Rd                                    | Clear Register                                                                                                                                                          | Rd ← Rd ⊕ Rd                                                                                                                                                                                                                                                                                                                                                                                                           | Z,N,V                              | 1                                      |
| SER                                          | Rd                                    | Set Register                                                                                                                                                            | Rd ← \$FF                                                                                                                                                                                                                                                                                                                                                                                                              | None                               | 1                                      |
| MUL                                          | Rd, Rr                                | Multiply Unsigned                                                                                                                                                       | R1:R0 ← Rd x Rr                                                                                                                                                                                                                                                                                                                                                                                                        | Z,C                                | 2                                      |
| MULS                                         | Rd, Rr                                | Multiply Signed                                                                                                                                                         | R1:R0 ← Rd x Rr                                                                                                                                                                                                                                                                                                                                                                                                        | Z,C                                | 2                                      |
| MULSU                                        | Rd, Rr                                | Multiply Signed with Unsigned                                                                                                                                           | R1:R0 ← Rd x Rr                                                                                                                                                                                                                                                                                                                                                                                                        | Z,C                                | 2                                      |
| FMUL                                         | Rd, Rr                                | Fractional Multiply Unsigned                                                                                                                                            | R1:R0 ← (Rd x Rr) << 1                                                                                                                                                                                                                                                                                                                                                                                                 | Z,C                                | 2                                      |
| FMULS                                        | Rd, Rr                                | Fractional Multiply Onsigned Fractional Multiply Signed                                                                                                                 | R1:R0 ← (Rd x Rr) << 1                                                                                                                                                                                                                                                                                                                                                                                                 | Z,C                                | 2                                      |
| FMULSU                                       | Rd, Rr                                | 1,7 0                                                                                                                                                                   | R1:R0 ← (Rd x Rr) << 1                                                                                                                                                                                                                                                                                                                                                                                                 | Z,C                                | 2                                      |
|                                              |                                       | Fractional Multiply Signed with Unsigned                                                                                                                                | $R : R \cup \leftarrow (R \cup X R \cap X \cap X$                                                                                                                                                                                                                                                                                                                     | 2,0                                | 2                                      |
| BRANCH INSTRU                                |                                       | Deletive luma                                                                                                                                                           | DC - DC - k - 1                                                                                                                                                                                                                                                                                                                                                                                                        | Nana                               | 1 0                                    |
| RJMP                                         | k                                     | Relative Jump                                                                                                                                                           | PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                        | None                               | 2                                      |
| JMP<br>JMP                                   | 1.                                    | Indirect Jump to (Z)                                                                                                                                                    | PC ← Z                                                                                                                                                                                                                                                                                                                                                                                                                 | None                               |                                        |
|                                              | k                                     | Direct Jump                                                                                                                                                             | PC ← k                                                                                                                                                                                                                                                                                                                                                                                                                 | None                               | 3                                      |
| RCALL                                        | k                                     | Relative Subroutine Call                                                                                                                                                | PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                        | None                               | 3                                      |
| ICALL                                        | +.                                    | Indirect Call to (Z)                                                                                                                                                    | PC ← Z                                                                                                                                                                                                                                                                                                                                                                                                                 | None                               | 3                                      |
| CALL                                         | k                                     | Direct Subroutine Call                                                                                                                                                  | PC ← k                                                                                                                                                                                                                                                                                                                                                                                                                 | None                               | 4                                      |
| RET                                          |                                       | Subroutine Return                                                                                                                                                       | PC ← STACK                                                                                                                                                                                                                                                                                                                                                                                                             | None                               | 4                                      |
| RETI                                         |                                       | Interrupt Return                                                                                                                                                        | PC ← STACK                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                  | 4                                      |
| CPSE                                         | Rd,Rr                                 | Compare, Skip if Equal                                                                                                                                                  | if (Rd = Rr) PC $\leftarrow$ PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                               | None                               | 1/2/3                                  |
| CP                                           | Rd,Rr                                 | Compare                                                                                                                                                                 | Rd – Rr                                                                                                                                                                                                                                                                                                                                                                                                                | Z, N,V,C,H                         | 1                                      |
| CPC                                          | Rd,Rr                                 | Compare with Carry                                                                                                                                                      | Rd – Rr – C                                                                                                                                                                                                                                                                                                                                                                                                            | Z, N,V,C,H                         | 1                                      |
| CPI                                          | Rd,K                                  | Compare Register with Immediate                                                                                                                                         | Rd – K                                                                                                                                                                                                                                                                                                                                                                                                                 | Z, N,V,C,H                         | 1                                      |
| SBRC                                         | Rr, b                                 | Skip if Bit in Register Cleared                                                                                                                                         | if $(Rr(b)=0)$ PC $\leftarrow$ PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                             | None                               | 1/2/3                                  |
| SBRS                                         | Rr, b                                 | Skip if Bit in Register is Set                                                                                                                                          | if (Rr(b)=1) PC $\leftarrow$ PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                               | None                               | 1/2/3                                  |
| SBIC                                         | P, b                                  | Skip if Bit in I/O Register Cleared                                                                                                                                     | if (P(b)=0) PC ← PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                                           | None                               | 1/2/3                                  |
| SBIS                                         | P, b                                  | Skip if Bit in I/O Register is Set                                                                                                                                      | if (P(b)=1) PC ← PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                                           | None                               | 1/2/3                                  |
| BRBS                                         | s, k                                  | Branch if Status Flag Set                                                                                                                                               | if (SREG(s) = 1) then PC←PC+k + 1                                                                                                                                                                                                                                                                                                                                                                                      | None                               | 1/2                                    |
| BRBC                                         | s, k                                  | Branch if Status Flag Cleared                                                                                                                                           | if (SREG(s) = 0) then PC←PC+k + 1                                                                                                                                                                                                                                                                                                                                                                                      | None                               | 1/2                                    |
| BREQ                                         | k                                     | Branch if Equal                                                                                                                                                         | if (Z = 1) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                        | None                               | 1/2                                    |
| BRNE                                         | k                                     | Branch if Not Equal                                                                                                                                                     | if $(Z = 0)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                           | None                               | 1/2                                    |
| BRCS                                         | k                                     | Branch if Carry Set                                                                                                                                                     | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                             | None                               | 1/2                                    |
| BRCC                                         | k                                     | Branch if Carry Cleared                                                                                                                                                 | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                             | None                               | 1/2                                    |
| BRSH                                         | k                                     | Branch if Same or Higher                                                                                                                                                | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                             | None                               | 1/2                                    |
| BRLO                                         | k                                     | Branch if Lower                                                                                                                                                         | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                             | None                               | 1/2                                    |
|                                              |                                       |                                                                                                                                                                         | # (N _ 1) #h == DO - DO - h - 1                                                                                                                                                                                                                                                                                                                                                                                        | None                               | 1/2                                    |
| BRMI                                         | k                                     | Branch if Minus                                                                                                                                                         | if $(N = 1)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                           | None                               |                                        |
|                                              |                                       | Branch if Minus Branch if Plus                                                                                                                                          | if $(N = 1)$ then $PC \leftarrow PC + k + 1$<br>if $(N = 0)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                           | None                               | 1/2                                    |
| BRMI                                         | k                                     |                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                        |                                    |                                        |
| BRMI<br>BRPL                                 | k<br>k                                | Branch if Plus                                                                                                                                                          | if (N = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                             | None                               | 1/2                                    |
| BRMI<br>BRPL<br>BRGE                         | k<br>k<br>k                           | Branch if Plus Branch if Greater or Equal, Signed                                                                                                                       | if (N = 0) then PC $\leftarrow$ PC + k + 1<br>if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                     | None<br>None                       | 1/2                                    |
| BRMI<br>BRPL<br>BRGE<br>BRLT                 | k<br>k<br>k                           | Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed                                                                                      | $\begin{split} &\text{if } (N=0) \text{ then PC} \leftarrow PC+k+1 \\ &\text{if } (N\oplus V=0) \text{ then PC} \leftarrow PC+k+1 \\ &\text{if } (N\oplus V=1) \text{ then PC} \leftarrow PC+k+1 \end{split}$                                                                                                                                                                                                          | None<br>None<br>None               | 1/2<br>1/2<br>1/2                      |
| BRMI<br>BRPL<br>BRGE<br>BRLT<br>BRHS         | k<br>k<br>k<br>k                      | Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set Branch if Half Carry Flag Cleared                      | $\begin{split} &\text{if } (N=0) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V = 0) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V = 1) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (H = 1) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (H = 0) \text{ then PC} \leftarrow PC + k + 1 \end{split}$                                                              | None None None None None           | 1/2<br>1/2<br>1/2<br>1/2<br>1/2        |
| BRMI BRPL BRGE BRLT BRHS BRHC BRTS           | k<br>k<br>k<br>k<br>k                 | Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set Branch if Half Carry Flag Cleared Branch if T Flag Set | $\begin{split} &\text{if } (N=0) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V = 0) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V = 1) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (H = 1) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (H = 0) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (T = 1) \text{ then PC} \leftarrow PC + k + 1 \end{split}$ | None<br>None<br>None               | 1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2 |
| BRMI<br>BRPL<br>BRGE<br>BRLT<br>BRHS<br>BRHC | k k k k k k k k k k k k k k k k k k k | Branch if Plus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set Branch if Half Carry Flag Cleared                      | $\begin{split} &\text{if } (N=0) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V = 0) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (N \oplus V = 1) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (H = 1) \text{ then PC} \leftarrow PC + k + 1 \\ &\text{if } (H = 0) \text{ then PC} \leftarrow PC + k + 1 \end{split}$                                                              | None None None None None None None | 1/2<br>1/2<br>1/2<br>1/2<br>1/2        |



## **Instruction Set Summary (Continued)**

| Mnemonics       | Operands         | Description                                                | Operation                                                                          | Flags        | #Clocks |
|-----------------|------------------|------------------------------------------------------------|------------------------------------------------------------------------------------|--------------|---------|
| BRIE            | k                | Branch if Interrupt Enabled                                | if (I = 1) then PC ← PC + k + 1                                                    | None         | 1/2     |
| BRID            | k                | Branch if Interrupt Disabled                               | if ( I = 0) then PC ← PC + k + 1                                                   | None         | 1/2     |
| DATA TRANSFER   | INSTRUCTIONS     |                                                            |                                                                                    | _            | _       |
| MOV             | Rd, Rr           | Move Between Registers                                     | Rd ← Rr                                                                            | None         | 1       |
| MOVW            | Rd, Rr           | Copy Register Word                                         | Rd+1:Rd ← Rr+1:Rr                                                                  | None         | 1       |
| LDI             | Rd, K            | Load Immediate                                             | $Rd \leftarrow K$                                                                  | None         | 1       |
| LD              | Rd, X            | Load Indirect                                              | $Rd \leftarrow (X)$                                                                | None         | 2       |
| LD              | Rd, X+           | Load Indirect and Post-Inc.                                | $Rd \leftarrow (X), X \leftarrow X + 1$                                            | None         | 2       |
| LD              | Rd, - X          | Load Indirect and Pre-Dec.                                 | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                                         | None         | 2       |
| LD              | Rd, Y            | Load Indirect                                              | $Rd \leftarrow (Y)$                                                                | None         | 2       |
| LD              | Rd, Y+           | Load Indirect and Post-Inc.                                | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                            | None         | 2       |
| LD              | Rd, - Y          | Load Indirect and Pre-Dec.                                 | Y ← Y - 1, Rd ← (Y)                                                                | None         | 2       |
| LDD<br>LD       | Rd,Y+q           | Load Indirect with Displacement                            | $Rd \leftarrow (Y+q)$                                                              | None         | 2       |
|                 | Rd, Z            | Load Indirect                                              | $Rd \leftarrow (Z)$                                                                | None         |         |
| LD<br>LD        | Rd, Z+           | Load Indirect and Pro Dec                                  | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                              | None         | 2       |
| LDD             | Rd, -Z           | Load Indirect with Displacement                            | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                                         | None         | 2       |
| LDS             | Rd, Z+q<br>Rd, k | Load Direct with Displacement                              | $Rd \leftarrow (Z+q)$                                                              | None         | 2       |
| ST              | X, Rr            | Load Direct from SRAM  Store Indirect                      | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$                                            | None<br>None | 2       |
| ST              | X+, Rr           | Store Indirect Store Indirect and Post-Inc.                | $(X) \leftarrow \Pi$<br>$(X) \leftarrow Rr, X \leftarrow X + 1$                    | None         | 2       |
| ST              | - X, Rr          | Store Indirect and Prost-Inc.  Store Indirect and Pre-Dec. | $(X) \leftarrow RI, X \leftarrow X + I$<br>$X \leftarrow X - 1, (X) \leftarrow Rr$ | None         | 2       |
| ST              | Y, Rr            | Store Indirect and Fre-Dec.                                | $(Y) \leftarrow Rr$                                                                | None         | 2       |
| ST              | Y+, Rr           | Store Indirect Store Indirect and Post-Inc.                | $(Y) \leftarrow RI$ $(Y) \leftarrow RI, Y \leftarrow Y + 1$                        | None         | 2       |
| ST              | - Y, Rr          | Store Indirect and Pre-Dec.                                | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                            | None         | 2       |
| STD             | Y+q,Rr           | Store Indirect with Displacement                           | (Y + q) ← Rr                                                                       | None         | 2       |
| ST              | Z, Rr            | Store Indirect                                             | (Z) ← Rr                                                                           | None         | 2       |
| ST              | Z+, Rr           | Store Indirect and Post-Inc.                               | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                                            | None         | 2       |
| ST              | -Z, Rr           | Store Indirect and Pre-Dec.                                | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                                            | None         | 2       |
| STD             | Z+q,Rr           | Store Indirect with Displacement                           | $(Z+q) \leftarrow Rr$                                                              | None         | 2       |
| STS             | k, Rr            | Store Direct to SRAM                                       | (k) ← Rr                                                                           | None         | 2       |
| LPM             |                  | Load Program Memory                                        | R0 ← (Z)                                                                           | None         | 3       |
| LPM             | Rd, Z            | Load Program Memory                                        | $Rd \leftarrow (Z)$                                                                | None         | 3       |
| LPM             | Rd, Z+           | Load Program Memory and Post-Inc                           | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                              | None         | 3       |
| ELPM            |                  | Extended Load Program Memory                               | R0 ← (RAMPZ:Z)                                                                     | None         | 3       |
| ELPM            | Rd, Z            | Extended Load Program Memory                               | Rd ← (RAMPZ:Z)                                                                     | None         | 3       |
| ELPM            | Rd, Z+           | Extended Load Program Memory and Post-Inc                  | Rd ← (RAMPZ:Z), RAMPZ:Z ← RAMPZ:Z+1                                                | None         | 3       |
| SPM             |                  | Store Program Memory                                       | (Z) ← R1:R0                                                                        | None         | -       |
| IN              | Rd, P            | In Port                                                    | $Rd \leftarrow P$                                                                  | None         | 1       |
| OUT             | P, Rr            | Out Port                                                   | P ← Rr                                                                             | None         | 1       |
| PUSH            | Rr               | Push Register on Stack                                     | STACK ← Rr                                                                         | None         | 2       |
| POP             | Rd               | Pop Register from Stack                                    | Rd ← STACK                                                                         | None         | 2       |
| BIT AND BIT-TES | T INSTRUCTIONS   |                                                            |                                                                                    | •            |         |
| SBI             | P,b              | Set Bit in I/O Register                                    | I/O(P,b) ← 1                                                                       | None         | 2       |
| СВІ             | P,b              | Clear Bit in I/O Register                                  | I/O(P,b) ← 0                                                                       | None         | 2       |
| LSL             | Rd               | Logical Shift Left                                         | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                     | Z,C,N,V      | 1       |
| LSR             | Rd               | Logical Shift Right                                        | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                                     | Z,C,N,V      | 1       |
| ROL             | Rd               | Rotate Left Through Carry                                  | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$                      | Z,C,N,V      | 1       |
| ROR             | Rd               | Rotate Right Through Carry                                 | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$                      | Z,C,N,V      | 1       |
| ASR             | Rd               | Arithmetic Shift Right                                     | Rd(n) ← Rd(n+1), n=06                                                              | Z,C,N,V      | 1       |
| SWAP            | Rd               | Swap Nibbles                                               | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                        | None         | 1       |
| BSET            | S                | Flag Set                                                   | SREG(s) ← 1                                                                        | SREG(s)      | 1       |
| BCLR            | s                | Flag Clear                                                 | SREG(s) ← 0                                                                        | SREG(s)      | 1       |
| BST             | Rr, b            | Bit Store from Register to T                               | $T \leftarrow Rr(b)$                                                               | T            | 1       |
| BLD             | Rd, b            | Bit load from T to Register                                | Rd(b) ← T                                                                          | None         | 1 1     |
| SEC             |                  | Set Carry                                                  | C ← 1                                                                              | С            | 1       |
| CLC             |                  | Clear Carry                                                | C ← 0                                                                              | C            | 1 1     |
| SEN             |                  | Set Negative Flag                                          | N ← 1                                                                              | N            | 1 1     |
| CLN             |                  | Clear Negative Flag                                        | N ← 0                                                                              | N<br>Z       | 1       |
| SEZ             |                  | Set Zero Flag                                              | Z ← 1                                                                              | Z            | 1       |
| CLZ<br>SEI      |                  | Clear Zero Flag                                            | Z ← 0                                                                              |              | 1       |
|                 |                  | Global Interrupt Disable                                   | I ← 1                                                                              | 1:           | 1       |
| CLI             |                  | Global Interrupt Disable                                   | I ← 0                                                                              | S            | 1       |
| SES<br>CLS      | +                | Set Signed Test Flag                                       | S ← 1                                                                              | S            | 1       |
| ULO             | i                | Clear Signed Test Flag                                     | S ← 0                                                                              | 1 3          | 1       |



## **Instruction Set Summary (Continued)**

| Mnemonics      | Operands    | Description                    | Operation                                | Flags | #Clocks |
|----------------|-------------|--------------------------------|------------------------------------------|-------|---------|
| SEV            |             | Set Twos Complement Overflow.  | V ← 1                                    | V     | 1       |
| CLV            |             | Clear Twos Complement Overflow | V ← 0                                    | V     | 1       |
| SET            |             | Set T in SREG                  | T ← 1                                    | T     | 1       |
| CLT            |             | Clear T in SREG                | T ← 0                                    | Т     | 1       |
| SEH            |             | Set Half Carry Flag in SREG    | H ← 1                                    | Н     | 1       |
| CLH            |             | Clear Half Carry Flag in SREG  | H ← 0                                    | Н     | 1       |
| MCU CONTROL IN | ISTRUCTIONS |                                |                                          |       |         |
| NOP            |             | No Operation                   |                                          | None  | 1       |
| SLEEP          |             | Sleep                          | (see specific descr. for Sleep function) | None  | 1       |
| WDR            |             | Watchdog Reset                 | (see specific descr. for WDR/timer)      | None  | 1       |
| BREAK          |             | Break                          | For On-chip Debug Only                   | None  | N/A     |

